At Apple, we work every single day to craft products that enrich people's lives.
The people here at Apple don't just build products - they create the kind of wonder that revolutionizes entire industries.
We invite you to join our dynamic group, for the unique and rewarding opportunity to contribute to upcoming products that will delight and inspire millions of Apple's customers every day!Apple's PMU Hardware Tech team are responsible for delivering the power in a highly configurable and controlled way to the high end Apple SoCs, which power everything from Apple Watch and Apple TV to iPhone, iPad and Mac.We're looking for dedicated students who can help us to innovate the way we verify power management devices, to provide industry leading power and battery efficiency and achieve customer expectations of device performance.
Do you love working on challenges that no one has solved yet?
Then we welcome you to work among the industry's best.As a member of the Digital Design Team, you will assist with delivering high quality chips in order to meet performance, feature, timing, area, power and efficiency goals.
We will provide you with the mentorship and the opportunity to collaborate with expert Design Engineers, as well as work alongside our design verification, SoC platform architecture, and physical design teams.
You will get the opportunity to be part of a team delivering PMU silicon directly into next generation Apple products.DescriptionWith mentorship, you will work within the Digital Design Team to refine or create requirements and specifications, collaborate with the analog design and design verification teams, create/update RTL designs, and run simulations to check your design.This could include tasks such as implementing bespoke control of analog circuits, creating state machines to control the system, or working on industry standard interfaces to high performance SoCs.
Your designs will need to balance energy efficiency and area constraints with project schedule and maintainability.
You may also review synthesis and power reports, root-cause and resolve timing and power issues and ensure maximal QoR throughout your design.Minimum QualificationsEnrolled in Bachelors/Masters/PhD studies in EE or related fieldExcellent interpersonal skills and well-organised working styleFluent English skills are requiredAvailability for at least 6 monthsPreferred QualificationsStrong familiarity with RTL design in Verilog/VHDL and understanding of the logic structures being inferredAbility to work well in a team and be productive under tight schedulesStrong analytical/problem solving skillsAn understanding of finite state machines, CPU bus architectures, and mixed signal design #J-18808-Ljbffr